<?xml version="1.0" encoding="UTF-8"?>

<modsCollection xmlns:xlink="http://www.w3.org/1999/xlink" xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" xmlns="http://www.loc.gov/mods/v3" xsi:schemaLocation="http://www.loc.gov/mods/v3 http://www.loc.gov/standards/mods/v3/mods-3-3.xsd">
<mods version="3.3">

<genre>conference paper</genre>

<titleInfo><title>FPGA-based hardware-in-the-loop simulation of a rectifier with power factor correction</title></titleInfo>






<name type="personal">
  <namePart type="given">Axel</namePart>
  <namePart type="family">Kiffe</namePart>
  <role><roleTerm type="text">author</roleTerm> </role><identifier type="local">59764</identifier></name>
<name type="personal">
  <namePart type="given">Thomas</namePart>
  <namePart type="family">Schulte</namePart>
  <role><roleTerm type="text">author</roleTerm> </role><identifier type="local">46242</identifier></name>







<name type="corporate">
  <namePart></namePart>
  <identifier type="local">DEP6020</identifier>
  <role>
    <roleTerm type="text">department</roleTerm>
  </role>
</name>



<name type="conference">
  <namePart>17th European Conference on Power Electronics and Applications (EPE&apos;15 ECCE-Europe)</namePart>
</name>






<abstract lang="eng">Power electronic devices are growing in importance in automotive applications. Power converters are used in hybrid electric vehicles but also in other vehicle applications like electric steering systems for example. For testing electronic equipment, hardware-in-the-loop simulation is a today&apos;s standard method in the automotive industry. Hardware-in-the-loop simulation requires a real-time capable model of the plant but the development of those models of power electronic circuits is still an ambitious task due to the switching of the semiconductors devices. In this contribution, a FPGA-based hardware-in-the-loop simulation of a rectifier with power factor correction will be presented. First a short introduction on modelling methods for real-time simulation of power electronics and the rectifier with power factor correction is given. Furthermore, the modeling of the rectifier and the power factor correction stage and the simulation algorithm are described. Finally, the implementation of the hardware-in-the-loop simulation and measurement results from the real plant are presented and compared to the simulation results.</abstract>

<originInfo><publisher>IEEE</publisher><dateIssued encoding="w3cdtf">2015</dateIssued><place><placeTerm type="text">Geneva, Switzerland</placeTerm></place>
</originInfo>
<language><languageTerm authority="iso639-2b" type="code">eng</languageTerm>
</language>



<relatedItem type="host">
<part><extent unit="pages">1 - 8</extent>
</part>
</relatedItem>


<extension>
<bibliographicCitation>
<short>A. Kiffe, T. Schulte, in: IEEE, 2015, pp. 1–8.</short>
<din1505-2-1>&lt;span style=&quot;font-variant:small-caps;&quot;&gt;Kiffe, Axel&lt;/span&gt; ; &lt;span style=&quot;font-variant:small-caps;&quot;&gt;Schulte, Thomas&lt;/span&gt;: FPGA-based hardware-in-the-loop simulation of a rectifier with power factor correction. In:  : IEEE, 2015, S. 1–8</din1505-2-1>
<chicago-de>Kiffe, Axel und Thomas Schulte. 2015. FPGA-based hardware-in-the-loop simulation of a rectifier with power factor correction. In: , 1–8. IEEE.</chicago-de>
<apa>Kiffe, A., &amp;#38; Schulte, T. (2015). FPGA-based hardware-in-the-loop simulation of a rectifier with power factor correction (pp. 1–8). Presented at the 17th European Conference on Power Electronics and Applications (EPE’15 ECCE-Europe), Geneva, Switzerland: IEEE.</apa>
<ieee>A. Kiffe and T. Schulte, “FPGA-based hardware-in-the-loop simulation of a rectifier with power factor correction,” presented at the 17th European Conference on Power Electronics and Applications (EPE’15 ECCE-Europe), Geneva, Switzerland, 2015, pp. 1–8.</ieee>
<chicago>Kiffe, Axel, and Thomas Schulte. “FPGA-Based Hardware-in-the-Loop Simulation of a Rectifier with Power Factor Correction,” 1–8. IEEE, 2015.</chicago>
<van>Kiffe A, Schulte T. FPGA-based hardware-in-the-loop simulation of a rectifier with power factor correction. In IEEE; 2015. p. 1–8.</van>
<ama>Kiffe A, Schulte T. FPGA-based hardware-in-the-loop simulation of a rectifier with power factor correction. In: IEEE; 2015:1-8.</ama>
<ufg>&lt;b&gt;Kiffe, Axel/Schulte, Thomas (2015)&lt;/b&gt;: FPGA-based hardware-in-the-loop simulation of a rectifier with power factor correction, in: , S. 1–8.</ufg>
<havard>A. Kiffe, T. Schulte, FPGA-based hardware-in-the-loop simulation of a rectifier with power factor correction, in: IEEE, 2015: pp. 1–8.</havard>
<bjps>&lt;b&gt;Kiffe A and Schulte T&lt;/b&gt; (2015) FPGA-Based Hardware-in-the-Loop Simulation of a Rectifier with Power Factor Correction. IEEE, pp. 1–8.</bjps>
<mla>Kiffe, Axel, and Thomas Schulte. &lt;i&gt;FPGA-Based Hardware-in-the-Loop Simulation of a Rectifier with Power Factor Correction&lt;/i&gt;. IEEE, 2015, pp. 1–8.</mla>
</bibliographicCitation>
</extension>
<recordInfo><recordIdentifier>4016</recordIdentifier><recordCreationDate encoding="w3cdtf">2020-11-23T14:28:39Z</recordCreationDate><recordChangeDate encoding="w3cdtf">2023-03-15T13:49:50Z</recordChangeDate>
</recordInfo>
</mods>
</modsCollection>
